#### SN54ALS645A, SN54AS645, SN74ALS645A, SN74AS645 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SDAS278 - JANUARY 1995 - Bidirectional Bus Transceivers in High-Density 20-Pin Packages - True Logic - 3-State Outputs - Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs #### description These octal bus transceivers are designed for asynchronous two-way communication between data buses. These devices transmit data from the A bus to the B bus or from the B bus to the A bus, depending on the level at the direction-control (DIR) input. The output-enable $(\overline{OE})$ input can be used to disable the device so that the buses are effectively isolated. The -1 version of the SN74ALS645A is identical to the standard version, except that the recommended maximum $I_{OL}$ is increased to 48 mA. There is no -1 version of the SN54ALS645A. The SN54ALS645A and SN54AS645 are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS645A and SN74AS645 are characterized for operation from 0°C to 70°C. SN54ALS645A, SN54AS645 . . . J PACKAGE SN74ALS645A, SN74AS645 . . . DW OR N PACKAGE (TOP VIEW) SN54ALS645A, SN54AS645 . . . FK PACKAGE (TOP VIEW) #### **FUNCTION TABLE** | INP | UTS | ODEDATION | |-----|-----|-----------------| | ŌĒ | DIR | OPERATION | | L | L | B data to A bus | | L | Н | A data to B bus | | Н | X | Isolation | # SN54ALS645A, SN54AS645, SN74ALS645A, SN74AS645 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SDAS278 - JANUARY 1995 #### logic symbol† #### Œ DIR 3 EN1 [BA] 3 EN2 [AB] 18 **B1** $\triangleright$ 2 ▽ 17 **A2 B2** 16 А3 **B3** 15 В4 Α4 14 Α5 **B**5 13 **B6 A6** 12 **B7** Α7 11 **A8** #### logic diagram (positive logic) #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage, V <sub>CC</sub> | 7 V | |--------------------------------------------------------------------|----------------| | Input voltage, V <sub>I</sub> : All inputs | 7 V | | I/O ports | | | Operating free-air temperature range, T <sub>A</sub> : SN54ALS645A | -55°C to 125°C | | SN74ALS645A | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | SN | SN54ALS645A | | | SN74ALS645A | | | |----------|--------------------------------|-----|-------------|-----|-----|-------------|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | ٧ | | $v_{IH}$ | High-level input voltage | 2 | | | 2 | | | ٧ | | VIL | Low-level input voltage | | | 0.7 | | | 0.8 | ٧ | | IOH | High-level output current | | | -12 | | | -15 | mA | | la. | Level and authorit austrant | | | 12 | | | 24 | mA | | lor | Low-level output current | | | | | | 48§ | IIIA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | <sup>\$</sup> Applies only to the -1 version and only if $V_{CC}$ is between 4.75 V and 5.25 V <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### SN54ALS645A, SN54AS645, SN74ALS645A, SN74AS645 **ÓCTAL BUS TRÁNSCEIVERS WITH 3-STATE OUTPUTS** SDAS278 - JANUARY 1995 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST COL | TEST CONDITIONS | | 4ALS64 | 5A | SN7 | UNIT | | | |--------------|----------------|---------------------------------------------|-------------------------------------|--------------------|--------|------|--------------------|------|------|------| | | | TEST CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = −18 mA | | | -1.5 | | | -1.5 | ٧ | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | ! | | V <sub>CC</sub> -2 | 2 | | | | \<br>\<br>Va | | | $I_{OH} = -3 \text{ mA}$ | 2.4 | 3.2 | | 2.4 | 3.2 | | V | | VOH | | $V_{CC} = 4.5 \text{ V}$ | $I_{OH} = -12 \text{ mA}$ | 2 | | | | | | V | | | | | $I_{OH} = -15 \text{ mA}$ | | | | 2 | | | | | | | | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | | | VOL | | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 24 mA | | | | | 0.35 | 0.5 | -l l | | | | | $I_{OL} = 48 \text{ mA}^{\ddagger}$ | | | | | 0.35 | 0.5 | | | 1. | Control inputs | V <sub>CC</sub> = 5.5 V | $V_I = 7 V$ | | | 0.1 | | | 0.1 | mA | | 11 | A or B ports | | V <sub>I</sub> = 5.5 V | | | 0.1 | | | 0.1 | ША | | | Control inputs | V | = 5.5 V, V <sub>I</sub> = 277' v | | | 20 | | | 20 | μΑ | | ΊΗ | A or B ports§ | V <sub>CC</sub> = 5.5 V, | V = 2.7 V | | | 20 | | | 20 | μА | | ļ | Control inputs | V <sub>CC</sub> = 5.5 V, | F.V. 04V | | | -0.1 | | | -0.1 | mA | | l⊩ | A or B ports§ | VCC = 5.5 V, | V <sub>I</sub> ='0'.'4' v | | -0.1 | | | | -0.1 | ША | | Io¶ | | $V_{CC} = 5.5 V$ , | $V_0 = 2.25 \text{ V}$ | -20 | | -112 | -30 | | -112 | mA | | | | | Outputs high | | 30 | 48 | | 30 | 45 | | | Icc | | $V_{CC} = 5.5 \text{ V}$ | Outputs low | | 36 | 60 | | 36 | 55 | mA | | | | | Outputs disabled | | 38 | 63 | | 38 | 58 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . #### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | C <sub>L</sub><br>R1<br>R2 | _ = 50 pf<br> = 500 | 2, | , | UNIT | | |------------------|-----------------|----------------|----------------------------|----------------------|-------------|-----|-------------|--| | | | | SN54A | | SN54ALS645A | | SN74ALS645A | | | | | | MIN | MAX | MIN | MAX | | | | t <sub>PLH</sub> | A or P | D 4 | 1 | 19 | 3 | 10 | no | | | t <sub>PHL</sub> | A or B | B or A | 1 | 14 | 3 | 10 | ns | | | <sup>t</sup> PZH | ŌĒ | = | | 30 | 5 | 20 | no | | | t <sub>PZL</sub> | OE | A or B | 2 | 29 | 5 | 20 | ns | | | <sup>t</sup> PHZ | <del>O</del> E | A or B | 2 | 14 | 2 | 10 | ns | | | <sup>t</sup> PLZ | ) L | A 01 B | 2 | 30 | 4 | 15 | 113 | | <sup>#</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $<sup>\</sup>ddagger$ Applies only to the -1 version and only if V<sub>CC</sub> is between 4.75 V and 5.25 V \$ For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. # SN54ALS645A, SN54AS645, SN74ALS645A, SN74AS645 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SDAS278 - JANUARY 1995 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> | 7 \ | |------------------------------------------------------------------|----------------| | Input voltage, V <sub>I</sub> : All inputs | 7 ۱ | | I/O ports | 5.5 \ | | Operating free-air temperature range, T <sub>A</sub> : SN54AS645 | -55°C to 125°C | | SN74AS645 | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | #### recommended operating conditions | | | SN54AS645 | | | SN74AS645 | | | UNIT | |----------|--------------------------------|-----------|-----|-----|-----------|-----|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | ٧ | | $V_{IH}$ | High-level input voltage | 2 | | | 2 | | | ٧ | | VIL | Low-level input voltage | | | 8.0 | | | 8.0 | ٧ | | IOH | High-level output current | | | -12 | | | -15 | mA | | loL | Low-level output current | | | 48 | | | 64 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TF0T 00 | TECT COMPITIONS | | SN54AS645 | | | SN74AS645 | | | | |-----------------|----------------|-----------------------------------|---------------------------|--------------------|-----------|------|--------------------|-----------|------|------|--| | | | TEST CONDITIONS | | MIN | түр‡ | MAX | MIN | TYP‡ | MAX | UNIT | | | ٧ <sub>IK</sub> | | V <sub>CC</sub> = 4.5 V, | l <sub>I</sub> = −18 mA | | | -1.2 | | | -1.2 | ٧ | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V, | l <sub>OH</sub> = −2 mA | V <sub>CC</sub> -2 | | | V <sub>CC</sub> -2 | 2 | | | | | Vall | | | $I_{OH} = -3 \text{ mA}$ | 2.4 | 3.2 | | 2.4 | 3.2 | | V | | | VOH | | V <sub>CC</sub> = 4.5 V | $I_{OH} = -12 \text{ mA}$ | 2.4 | | | | | | V | | | | | | $I_{OH} = -15 \text{ mA}$ | | | | 2.4 | | | | | | V <sub>OL</sub> | | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 48 mA | | 0.3 | 0.55 | | | | V | | | | | ACC = 4.2 A | I <sub>OL</sub> = 64 mA | | | | | 0.35 | 0.55 | | | | | Control inputs | V <sub>CC</sub> = 5.5 V | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | | Ц | A or B ports | | V <sub>I</sub> = 5.5 V | | | 0.1 | | | 0.1 | ША | | | Luci | Control inputs | V00 - 5 5 V | E E V V. 07V v. | | | 20 | | | 20 | μА | | | lΉ | A or B ports§ | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 27. γ′ ν | | | 70 | | | 70 | μА | | | Lu | Control inputs | V00 - 5 5 V | V <sub>I</sub> ='0'.'4' ν | | | -0.5 | | | -0.5 | m۸ | | | IIL | A or B ports§ | $V_{CC} = 5.5 \text{ V},$ | V = 0.4 V | -0.75 | | | | -0.75 | mA | | | | Ιο <sup>¶</sup> | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -50 | | -150 | -50 | | -150 | mA | | | | | | Outputs high | | 62 | 97 | | 62 | 97 | | | | ICC | | V <sub>CC</sub> = 5.5 V | Outputs low | | 95 | 149 | | 95 | 149 | mA | | | | | | Outputs disabled | | 79 | 123 | | 79 | 123 | | | $<sup>\</sup>ddagger$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. $<sup>\</sup>$ For I/O ports, the parameters IIH and IIL include the off-state output current. The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. # SN54ALS645A, SN54AS645, SN74ALS645A, SN74AS645 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SDAS278 - JANUARY 1995 ### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | ТО<br>(ОИТРИТ) | C <sub>L</sub><br>R1<br>R2 | = 50 pF<br>2 000 = 2<br>2 000 = 2 | 2, | V, | UNIT | |------------------|-----------------|----------------|----------------------------|-----------------------------------|-------|------|------| | | | | SN54A | S645 | SN74A | S645 | | | | | | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> | A or B | B or A | 2 | 11 | 2 | 9.5 | ns | | <sup>†</sup> PHL | AOID | | 2 | 10.5 | 2 | 9 | 110 | | <sup>t</sup> PZH | <del> </del> | | 2 | 12 | 2 | 11 | 20 | | t <sub>PZL</sub> | OE | A or B | 2 | 12 | 2 | 10 | ns | | <sup>†</sup> PHZ | <del>O</del> E | A or B | 2 | 8 | 2 | 7 | nc | | t <sub>PLZ</sub> | )L | AUID | 2 | 13 | 2 | 12 | ns | T For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. SDAS278 - JANUARY 1995 #### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - E. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright @ 1996, Texas Instruments Incorporated